Instellingen beheren
MENU
Over deze site
In English
Home
Onderzoekers
Projecten
Organisaties
Publicaties
Infrastructuur
Contact
Research Explorer
Uw browser ondersteunt geen JavaScript of JavaScript is niet ingeschakeld. Zonder JavaScript kan sommige functionaliteit van deze webapplicatie uitgeschakeld zijn of foutmeldingen veroorzaken. Raadpleeg om JavaScript in te schakelen de handleiding van uw browser of contacteer uw systeembeheerder.
Onderzoeker
Karel Bruneel
Profiel
Projecten
Publicaties
Activiteiten
Prijzen & Erkenningen
50
Resultaten
2015
Enabling FPGA routing configuration sharing in dynamic partial reconfiguration
Brahim Al Farisi
Karel Heyse
Karel Bruneel
João Cardoso
Dirk Stroobandt
A1
Artikel in een tijdschrift
in
DESIGN AUTOMATION FOR EMBEDDED SYSTEMS
2015
FASTER: facilitating analysis and synthesis technologies for effective reconfiguration
D Pnevmatikatos
K Papadimitriou
T Becker
P Böhm
A Brokalakis
Karel Bruneel
C Ciobanu
Tom Davidson
G Gaydadjiev
Karel Heyse
et al.
A1
Artikel in een tijdschrift
in
MICROPROCESSORS AND MICROSYSTEMS
2015
Identification of dynamic circuit specialization opportunities in RTL code
Tom Davidson
Elias Vansteenkiste
Karel Heyse
Karel Bruneel
Dirk Stroobandt
A1
Artikel in een tijdschrift
in
ACM TRANSACTIONS ON RECONFIGURABLE TECHNOLOGY AND SYSTEMS
2015
TCONMAP: technology mapping for parameterised FPGA configurations
Karel Heyse
Brahim Al Farisi
Karel Bruneel
Dirk Stroobandt
A1
Artikel in een tijdschrift
in
ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS
2015
2014
Pre-mapping fault injection in FPGA-based parameterised test set generation for ASIC testing
Alexandra Kourfali
Karel Bruneel
Dirk Stroobandt
C1
Conferentie
2014
TPaR: place and route tools for the dynamic reconfiguration of the FPGA's interconnect network
Elias Vansteenkiste
Brahim Al Farisi
Karel Bruneel
Dirk Stroobandt
A1
Artikel in een tijdschrift
in
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS
2014
2013
A connection-based router for FPGAs
Elias Vansteenkiste
Karel Bruneel
Dirk Stroobandt
P1
Conferentie
2013
A novel tool flow for increased routing configuration similarity in multi-mode circuits
Brahim Al Farisi
Elias Vansteenkiste
Karel Bruneel
Dirk Stroobandt
C1
Conferentie
2013
An automatic tool flow for the combined implementation of multi-mode circuits
Brahim Al Farisi
Karel Bruneel
João M. P. Cardoso
Dirk Stroobandt
P1
Conferentie
2013
Efficient implementation of virtual coarse grained reconfigurable arrays on FPGAS
Karel Heyse
Tom Davidson
Elias Vansteenkiste
Karel Bruneel
Dirk Stroobandt
P1
Conferentie
2013
Efficient implementation of virtual coarse grained reconfigurable arrays on FPGAs
Karel Heyse
Tom Davidson
Elias Vansteenkiste
Karel Bruneel
Dirk Stroobandt
C3
Conferentie
2013
How to efficiently implement dynamic circuit specialization systems
Fatma Mostafa Mohamed Ahmed Abouelella
Tom Davidson
Wim Meeus
Karel Bruneel
Dirk Stroobandt
A1
Artikel in een tijdschrift
in
ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS
2013
Proving correctness of regular expression matchers with constrained repetition
Karel Heyse
Karel Bruneel
Dirk Stroobandt
A1
Artikel in een tijdschrift
in
ELECTRONICS LETTERS
2013
StaticRoute: a novel router for the dynamic partial reconfiguration of FPGAs
Brahim Al Farisi
Karel Bruneel
Dirk Stroobandt
P1
Conferentie
2013
2012
A connection router for the dynamic reconfiguration of FPGAs
Elias Vansteenkiste
Karel Bruneel
Dirk Stroobandt
C1
Conferentie
2012
A dynamically reconfigurable pattern matcher for regular expressions on FPGA
Tom Davidson
Mattias Merlier
Karel Bruneel
Dirk Stroobandt
P1
Conferentie
2012
A human-friendly way of programming robots
Francis wyffels
Karel Bruneel
Peter Bertels
Michiel D'Haene
Wim Heirman
Tim Waegeman
C3
Conferentie
2012
Automatically exploiting regularity in applications to reduce reconfiguration memory requirements
Fatma Mostafa Mohamed Ahmed Abouelella
Karel Bruneel
Dirk Stroobandt
C1
Conferentie
2012
Automating reconfiguration chain generation for SRL-based run-time reconfiguration
Karel Heyse
Brahim Al Farisi
Karel Bruneel
Dirk Stroobandt
C1
Conferentie
2012
Dynamic circuit specialisation for key-based encryption algorithms and DNA alignment
Tom Davidson
Fatma Mostafa Mohamed Ahmed Abouelella
Karel Bruneel
Dirk Stroobandt
A2
Artikel in een tijdschrift
in
INTERNATIONAL JOURNAL OF RECONFIGURABLE COMPUTING
2012
FASTER: facilitating analysis and synthesis technologies for effective reconfiguration
Dionisios Pnevmatikatos
Tobias Becker
Andreas Brokalakis
Karel Bruneel
Georgi Gaydadjiev
Wayne Luk
Kyprianos Papadimitriou
Ioannis Papaefstathiou
Oliver Pell
Christiano Pilato
et al.
C1
Conferentie
2012
Identifying opportunities for dynamic circuit specialization
Tom Davidson
Karel Bruneel
Dirk Stroobandt
C1
Conferentie
2012
Mapping logic to reconfigurable FPGA routing
Karel Heyse
Karel Bruneel
Dirk Stroobandt
C1
Conferentie
2012
Mapping logic to reconfigurable FPGA routing
Karel Heyse
Karel Bruneel
Dirk Stroobandt
C3
Conferentie
2012
Maximizing the reuse of routing resources in a reconfiguration-aware connection router
Elias Vansteenkiste
Karel Bruneel
Dirk Stroobandt
C1
Conferentie
2012
2011
Bouw een intelligente robot in de klas met Dwengo
Peter Bertels
Francis wyffels
Karel Bruneel
C1
Conferentie
2011
Dynamic data folding with parameterizable FPGA configurations
Karel Bruneel
Wim Heirman
Dirk Stroobandt
A1
Artikel in een tijdschrift
in
ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS
2011
Efficiently generating FPGA configurations through a stack machine
Fatma Mostafa Mohamed Ahmed Abouelella
Karel Bruneel
Dirk Stroobandt
C1
Conferentie
2011
How parameterizable run-time FPGA reconfiguration can benefit adaptive embedded systems
Dirk Stroobandt
Karel Bruneel
C1
Conferentie
2011
Memory-efficient and fast run-time reconfiguration of regularly structured designs
Brahim Al Farisi
Karel Heyse
Karel Bruneel
Dirk Stroobandt
C1
Conferentie
2011
RecoNoC: a reconfigurable network-on-chip
Robbe Vancayseele
Brahim Al Farisi
Wim Heirman
Karel Bruneel
Dirk Stroobandt
C3
Conferentie
2011
Robot competitions trick students into learning
Francis wyffels
Karel Bruneel
Pieter-Jan Kindermans
Michiel D'Haene
Pierre Woestyn
Peter Bertels
Benjamin Schrauwen
C1
Conferentie
2011
2010
Applying parameterizable dynamic configurations to sequence alignment
Tom Davidson
Karel Bruneel
Harald Devos
Dirk Stroobandt
P1
Conferentie
2010
Automatic tool flow for shift-register-LUT reconfiguration: making run-time reconfiguration fast and easy
Brahim Al Farisi
Karel Bruneel
Dirk Stroobandt
C3
Conferentie
2010
Efficiently generating FPGA configurations through a stack machine
Fatma Mostafa Mohamed Ahmed Abouelella
Karel Bruneel
Dirk Stroobandt
C1
Conferentie
2010
Run-time reconfiguration for automatic hardware/software partitioning
Tom Davidson
Karel Bruneel
Dirk Stroobandt
C1
Conferentie
2010
TROUTE : a reconfigurability-aware FPGA router
Karel Bruneel
Dirk Stroobandt
P1
Conferentie
2010
Towards a more efficient run-time FPGA configuration generation
Fatma Mostafa Mohamed Ahmed Abouelella
Karel Bruneel
Dirk Stroobandt
C1
Conferentie
2010
Towards a more efficient run-time FPGA configuration generation
Fatma Mostafa Mohamed Ahmed Abouelella
Karel Bruneel
Dirk Stroobandt
P1
Conferentie
2010
2009
Automatically mapping applications to a self-reconfiguring platform
Karel Bruneel
Fatma Mostafa Mohamed Ahmed Abouelella
Dirk Stroobandt
P1
Conferentie
2009
TMAP : a reconfigurability-aware technology mapper
Karel Bruneel
Fatma Abouelella
Dirk Stroobandt
C3
Conferentie
2009
2008
Automatic Generation of Run-time Parameterizable Configurations
Karel Bruneel
Dirk Stroobandt
P1
Conferentie
2008
Automatically mapping applications to a self-reconfiguring platform
Fatma Mostafa Mohamed Ahmed Abouelella
Karel Bruneel
Dirk Stroobandt
C1
Conferentie
2008
Loop Transformations to Reduce the Dynamic FPGA Reconfiguration Overhead
Tom Degryse
Karel Bruneel
Harald Devos
Dirk Stroobandt
C1
Conferentie
2008
Reconfigurability-Aware Structural Mapping for LUT-based FPGAs
Karel Bruneel
Dirk Stroobandt
C1
Conferentie
2008
Reducing the dynamic FPGA reconfiguration overhead
Tom Degryse
Karel Bruneel
Harald Devos
Dirk Stroobandt
C1
Conferentie
2008
Reducing the dynamic FPGA reconfiguration overhead with loop transformations
Tom Degryse
Karel Bruneel
Harald Devos
Dirk Stroobandt
C3
Conferentie
2008
Supersnelle runtime herconfiguratie eindelijk binnen handbereik
Dirk Stroobandt
Karel Bruneel
A4
Artikel in een tijdschrift
in
BITS & CHIPS
2008
2007
A Method for Fast Hardware Specialization at Run-time
Karel Bruneel
Peter Bertels
Dirk Stroobandt
P1
Conferentie
2007
2006
FPGA Architectures for Fast Circuit Compilation
Karel Bruneel
C1
Conferentie
2006